Announcement

Collapse
No announcement yet.

Polish Parhelia confirmation

Collapse
X
 
  • Filter
  • Time
  • Show
Clear All
new posts

  • #61
    Yes, this forum is here so you guys can speculate about future products. But when you *cough*authoritatively explain how the GF4MX is chosen, when everything you say is a contradiction to KNOWN FACTS, well.


    You hear that whooshing sound? That's your credibility plummeting.

    WT<B>F</B> does "official version" mean? You can crack open the packaging on a GF4MX and see that it most certainly is not a GF4Ti.

    I can't tell if I want you to pull your head out of your ass, or keep stuffing it up there until you asphyxiate yourself.
    Gigabyte P35-DS3L with a Q6600, 2GB Kingston HyperX (after *3* bad pairs of Crucial Ballistix 1066), Galaxy 8800GT 512MB, SB X-Fi, some drives, and a Dell 2005fpw. Running WinXP.

    Comment


    • #62
      Nice one Wombat.

      Jwb, what are you on?

      Pluto???

      EE is for Electrical Engineer.
      I have done 5 years of computer studies @ University and i currently work with computers.(programming and such)

      I also did Microelectronics Systems engineering...

      Make up whatever u want, but don't go saying that u know more than anyone else...ok?

      Sheesh, somebody just woke up after being asleep for a hundred years.

      Go on Bunnies, attack!!!
      PC-1 Fractal Design Arc Mini R2, 3800X, Asus B450M-PRO mATX, 2x8GB B-die@3800C16, AMD Vega64, Seasonic 850W Gold, Black Ice Nemesis/Laing DDC/EKWB 240 Loop (VRM>CPU>GPU), Noctua Fans.
      Nas : i3/itx/2x4GB/8x4TB BTRFS/Raid6 (7 + Hotspare) Xpenology
      +++ : FSP Nano 800VA (Pi's+switch) + 1600VA (PC-1+Nas)

      Comment


      • #63
        Girls try to keep your skirts on, its just his opinion………

        Comment


        • #64
          GIRLS
          Main Machine: Intel Q6600@3.33, Abit IP-35 E, 4 x Geil 2048MB PC2-6400-CL4, Asus Geforce 8800GTS 512MB@700/2100, 150GB WD Raptor, Highpoint RR2640, 3x Seagate LP 1.5TB (RAID5), NEC-3500 DVD+/-R(W), Antec SLK3700BQE case, BeQuiet! DarkPower Pro 530W

          Comment


          • #65
            Hmmmmm........

            lookit the bunny...yeah.....lookit.
            PC-1 Fractal Design Arc Mini R2, 3800X, Asus B450M-PRO mATX, 2x8GB B-die@3800C16, AMD Vega64, Seasonic 850W Gold, Black Ice Nemesis/Laing DDC/EKWB 240 Loop (VRM>CPU>GPU), Noctua Fans.
            Nas : i3/itx/2x4GB/8x4TB BTRFS/Raid6 (7 + Hotspare) Xpenology
            +++ : FSP Nano 800VA (Pi's+switch) + 1600VA (PC-1+Nas)

            Comment


            • #66
              Originally posted by jwb
              Why on earth would sombody buy then a 3dfx Alchemy (8 or 16 times VSA100 if my memory serves correctly) if performance sucked.

              Why on earth was Voodoo2 (and SLI) so successfully... Because its performance sucked at that time...

              NOOO...
              SLI was to improve fillrate (at the time), as Wombat said. Now the limits are with memory bandwidth - SLI won't help with this, it just doubles the requirements.

              !! Stop replying if you are under NDA then !!

              I KNOW... (that i'm not under NDA )
              NDA means he can't disclose the secrets he knows. Your errors are not a secret Just accept that Wombat knows more about CPU design, or show some knowledge to the contrary.

              P.

              PS: Not meant to be a direct attack, but it's just in my mind at the moment...how many people on this (damn ) Internet speak absolute rubbish as if it's the truth? If I'm not sure about something, then I ask the question, "Is SLI better?" - I don't say "SLI is better, always has, always will." Och aye the noo...
              Meet Jasmine.
              flickr.com/photos/pace3000

              Comment


              • #67
                Hey Wombat,

                This is unrelated to the thread but I was reading an article in the paper about the HP, Compaq courtcase that is going on at the moment...

                That s*** affecting you guys in the CPU division at all?

                Oh and if you think Core Architecture is exciting, you should have met the guy I was talking to this morning over coffee... he designs Stills for breweries for a living.. how cool is that.
                AMD Phenom 9650, 8GB, 4x1TB, 2x22 DVD-RW, 2x9600GT, 23.6' ASUS, Vista Ultimate
                AMD X2 7750, 4GB, 1x1TB 2x500, 1x22 DVD-RW, 1x8500GT, 22" Acer, OS X 10.5.8
                Acer 6930G, T6400, 4GB, 500GB, 16", Vista Premium
                Lenovo Ideapad S10e, 2GB, 500GB, 10", OS X 10.5.8

                Comment


                • #68
                  SLI was to improve fillrate (at the time), as Wombat said. Now the limits are with memory bandwidth - SLI won't help with this, it just doubles the requirements.
                  Actually, the beauty of SLI was that it increased bandwidth in lockstep with fill-rate.

                  With every chip you added to increase fill-rate, you also by definition also added the proportional bandwidth required to utilized that fill-rate.
                  If a bear shits in the woods, and no one is there to smell it, does it stink?

                  Comment


                  • #69
                    Yeah...but it doubles the need for bandwidth with the increase, does it not?

                    Please tell me my statement wasn't a perfect example of a POS

                    Say 1Gb/s texture transfer...two SLI chips deliver 2Gb/s, but need twice the textures anyway...filling 2Gb/s?

                    P.
                    Meet Jasmine.
                    flickr.com/photos/pace3000

                    Comment


                    • #70
                      Yes that is correct Pace.

                      Comment


                      • #71
                        oops double post
                        .

                        Comment


                        • #72
                          With many of the several of the 3dfx 6000 series cards having now been benchmarked, it is noted that in order to saturate it's fillrate, it would be neccessary to have a 4gHz cpu... that's what is bad about their mutlichip designs

                          Substantial enough proof of what we say is true.
                          "Be who you are and say what you feel, because those who mind don't matter, and those who matter don't mind." -- Dr. Seuss

                          "Always do good. It will gratify some and astonish the rest." ~Mark Twain

                          Comment


                          • #73
                            Originally posted by Pace
                            Yeah...but it doubles the need for bandwidth with the increase, does it not?

                            Please tell me my statement wasn't a perfect example of a POS

                            Say 1Gb/s texture transfer...two SLI chips deliver 2Gb/s, but need twice the textures anyway...filling 2Gb/s?

                            P.
                            the need for the extra bandwidth is also handled w/ a seperate memory bus connected to the extra chip.
                            ur right that the need for bandwidth would be doubled with an two chip SLI config, but the two chip SLI config itself consists of double fillrate, double bandwidth.
                            i think this is what Joe DeFuria is trying to say, that the "needed" extra bandwidth would be no problem.
                            but having no problem did make a problem , because it had to dedicate equal amount of RAM to each chip(different amount would be inefficient and would make no use of the extra RAM dedicated to the chip with more RAM), and thus the actual video RAM that is being utilized in eace scene would be divided by the #of chips.
                            V5 5500 consisted of 2 VSA100 had 64MB of memory(did i get it right?), but could be considered as a single chip 32MB card with double the fillrate, double the bandwidth.

                            personally, i am very against such technology, since room for innovations r still plenty! (Parhelia, i say?!? i hope?!?)

                            edit: i just saw greebe's post, and thought i should add this. if the chip(that could do SLI) being used alone was already suffering from the bandwidth bottleneck, then the extra amount of bandwidth that was needed to fulfill one chip's fillrate would be a bottleneck for all the each chips on the SLI configuration, and thus be very stupid(a wrong match of fillrate and the bandwidth would be stupid in the first place, just like the budget video cards on the market, limiting memory bandwidth to 64bit)
                            Last edited by jehwuk; 24 April 2002, 07:46.
                            .

                            Comment


                            • #74
                              But Greeby, we could put a dual-core HyperThreaded Quad-SMP 2GHz Xeon in a beowulf cluster and fill it that way man! Get a grip dumb BBz. gEeZ!
                              Meet Jasmine.
                              flickr.com/photos/pace3000

                              Comment


                              • #75
                                the need for the extra bandwidth is also handled w/ a seperate memory bus connected to the extra chip.
                                ur right that the need for bandwidth would be doubled with an two chip SLI config, but the two chip SLI config itself consists of double fillrate, double bandwidth.
                                As I said?

                                And as we've covered, SLI is useless unless we are fillrate limited. We're now bandwidth bandits baby!
                                Meet Jasmine.
                                flickr.com/photos/pace3000

                                Comment

                                Working...
                                X